lustrec-tests/vhdl_json/vhdl_files/2-exportOK/ghdl/ghdl/testsuite/gna/perf02/quant26bt_neg.vhd @ ddabd63e
1 |
library ieee; |
---|---|
2 |
use ieee.std_logic_1164.all; |
3 |
|
4 |
|
5 |
library ieee; |
6 |
use ieee.numeric_std.all; |
7 |
|
8 |
entity quant26bt_neg is |
9 |
port ( |
10 |
clk : in std_logic; |
11 |
ra0_data : out std_logic_vector(31 downto 0); |
12 |
ra0_addr : in std_logic_vector(4 downto 0) |
13 |
);
|
14 |
end quant26bt_neg; |
15 |
architecture augh of quant26bt_neg is |
16 |
|
17 |
-- Embedded RAM
|
18 |
|
19 |
type ram_type is array (0 to 31) of std_logic_vector(31 downto 0); |
20 |
signal ram : ram_type := ("00000000000000000000000000111111", "00000000000000000000000000111110", "00000000000000000000000000011111", "00000000000000000000000000011110", "00000000000000000000000000011101", "00000000000000000000000000011100", "00000000000000000000000000011011", "00000000000000000000000000011010", "00000000000000000000000000011001", "00000000000000000000000000011000", "00000000000000000000000000010111", "00000000000000000000000000010110", "00000000000000000000000000010101", "00000000000000000000000000010100", "00000000000000000000000000010011", "00000000000000000000000000010010", "00000000000000000000000000010001", "00000000000000000000000000010000", "00000000000000000000000000001111", "00000000000000000000000000001110", "00000000000000000000000000001101", "00000000000000000000000000001100", "00000000000000000000000000001011", "00000000000000000000000000001010", "00000000000000000000000000001001", "00000000000000000000000000001000", "00000000000000000000000000000111", "00000000000000000000000000000110", "00000000000000000000000000000101", "00000000000000000000000000000100", "00000000000000000000000000000100", "00000000000000000000000000000000"); |
21 |
|
22 |
|
23 |
-- Little utility functions to make VHDL syntactically correct
|
24 |
-- with the syntax to_integer(unsigned(vector)) when 'vector' is a std_logic.
|
25 |
-- This happens when accessing arrays with <= 2 cells, for example.
|
26 |
|
27 |
function to_integer(B: std_logic) return integer is |
28 |
variable V: std_logic_vector(0 to 0); |
29 |
begin
|
30 |
V(0) := B; |
31 |
return to_integer(unsigned(V)); |
32 |
end; |
33 |
|
34 |
function to_integer(V: std_logic_vector) return integer is |
35 |
begin
|
36 |
return to_integer(unsigned(V)); |
37 |
end; |
38 |
|
39 |
begin
|
40 |
|
41 |
-- The component is a ROM.
|
42 |
-- There is no Write side.
|
43 |
|
44 |
-- The Read side (the outputs)
|
45 |
|
46 |
ra0_data <= ram( to_integer(ra0_addr) ); |
47 |
|
48 |
end architecture; |