1
|
|
2
|
-- Copyright (C) 2001 Bill Billowitch.
|
3
|
|
4
|
-- Some of the work to develop this test suite was done with Air Force
|
5
|
-- support. The Air Force and Bill Billowitch assume no
|
6
|
-- responsibilities for this software.
|
7
|
|
8
|
-- This file is part of VESTs (Vhdl tESTs).
|
9
|
|
10
|
-- VESTs is free software; you can redistribute it and/or modify it
|
11
|
-- under the terms of the GNU General Public License as published by the
|
12
|
-- Free Software Foundation; either version 2 of the License, or (at
|
13
|
-- your option) any later version.
|
14
|
|
15
|
-- VESTs is distributed in the hope that it will be useful, but WITHOUT
|
16
|
-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
17
|
-- FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
|
18
|
-- for more details.
|
19
|
|
20
|
-- You should have received a copy of the GNU General Public License
|
21
|
-- along with VESTs; if not, write to the Free Software Foundation,
|
22
|
-- Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
23
|
|
24
|
-- ---------------------------------------------------------------------
|
25
|
--
|
26
|
-- $Id: tc1010.vhd,v 1.2 2001-10-26 16:29:38 paw Exp $
|
27
|
-- $Revision: 1.2 $
|
28
|
--
|
29
|
-- ---------------------------------------------------------------------
|
30
|
|
31
|
PACKAGE c06s03b00x00p10n01i01010pkg IS
|
32
|
--
|
33
|
-- This packages contains declarations of User attributes
|
34
|
--
|
35
|
-- ----------------------------------------------------------------------
|
36
|
--
|
37
|
TYPE RESISTANCE IS RANGE 0 TO 1E9
|
38
|
UNITS
|
39
|
pf;
|
40
|
nf = 1000 pf;
|
41
|
mf = 1000 nf;
|
42
|
END UNITS;
|
43
|
|
44
|
TYPE t_logic IS (
|
45
|
U, D,
|
46
|
Z0, Z1, ZDX, DZX, ZX,
|
47
|
W0, W1, WZ0, WZ1, WDX, DWX, WZX, ZWX, WX,
|
48
|
R0, R1, RW0, RW1, RZ0, RZ1, RDX, DRX, RZX, ZRX, RWX, WRX, RX,
|
49
|
F0, F1, FR0, FR1, FW0, FW1, FZ0, FZ1, FDX, DFX, FZX, ZFX, FWX, WFX, FRX, RFX, FX
|
50
|
);
|
51
|
--
|
52
|
-- Scalar types Declarations
|
53
|
--
|
54
|
SUBTYPE st_scl1 IS BOOLEAN;
|
55
|
SUBTYPE st_scl2 IS BIT;
|
56
|
SUBTYPE st_scl3 IS CHARACTER;
|
57
|
SUBTYPE st_scl4 IS INTEGER;
|
58
|
SUBTYPE st_scl5 IS REAL;
|
59
|
SUBTYPE st_scl6 IS TIME;
|
60
|
SUBTYPE st_scl7 IS RESISTANCE;
|
61
|
SUBTYPE st_scl8 IS t_logic;
|
62
|
--
|
63
|
-- character string types
|
64
|
--
|
65
|
SUBTYPE st_str1 IS STRING;
|
66
|
SUBTYPE st_str2 IS STRING (1 TO 4);
|
67
|
--
|
68
|
-- Scalar types with a range constraint
|
69
|
--
|
70
|
SUBTYPE cst_scl1 IS BOOLEAN RANGE TRUE TO TRUE;
|
71
|
SUBTYPE cst_scl2 IS BIT RANGE '0' TO '0';
|
72
|
SUBTYPE cst_scl3 IS CHARACTER RANGE 'a' TO 'z';
|
73
|
SUBTYPE cst_scl4 IS INTEGER RANGE 10 DOWNTO 0;
|
74
|
SUBTYPE cst_scl5 IS REAL RANGE 0.0 TO 10.0;
|
75
|
SUBTYPE cst_scl6 IS TIME RANGE 0 fs TO 10 ns;
|
76
|
SUBTYPE cst_scl7 IS RESISTANCE RANGE 0 pf TO 10000 pf;
|
77
|
SUBTYPE cst_scl8 IS t_logic RANGE F0 TO FX;
|
78
|
|
79
|
-- -----------------------------------------------------------------------------------------
|
80
|
-- Attribute Declarations
|
81
|
-- -----------------------------------------------------------------------------------------
|
82
|
--
|
83
|
ATTRIBUTE atr_scl1 : st_scl1;
|
84
|
ATTRIBUTE atr_scl2 : st_scl2;
|
85
|
ATTRIBUTE atr_scl3 : st_scl3;
|
86
|
ATTRIBUTE atr_scl4 : st_scl4;
|
87
|
ATTRIBUTE atr_scl5 : st_scl5;
|
88
|
ATTRIBUTE atr_scl6 : st_scl6;
|
89
|
ATTRIBUTE atr_scl7 : st_scl7;
|
90
|
ATTRIBUTE atr_scl8 : st_scl8;
|
91
|
|
92
|
ATTRIBUTE atr_str1 : st_str1;
|
93
|
ATTRIBUTE atr_str2 : st_str2;
|
94
|
|
95
|
ATTRIBUTE cat_scl1 : cst_scl1;
|
96
|
ATTRIBUTE cat_scl2 : cst_scl2;
|
97
|
ATTRIBUTE cat_scl3 : cst_scl3;
|
98
|
ATTRIBUTE cat_scl4 : cst_scl4;
|
99
|
ATTRIBUTE cat_scl5 : cst_scl5;
|
100
|
ATTRIBUTE cat_scl6 : cst_scl6;
|
101
|
ATTRIBUTE cat_scl7 : cst_scl7;
|
102
|
ATTRIBUTE cat_scl8 : cst_scl8;
|
103
|
|
104
|
END;
|
105
|
|
106
|
|
107
|
|
108
|
USE WORK.c06s03b00x00p10n01i01010pkg.all;
|
109
|
ENTITY c06s03b00x00p10n01i01010ent IS
|
110
|
END c06s03b00x00p10n01i01010ent;
|
111
|
|
112
|
USE WORK.c06s03b00x00p10n01i01010pkg.all;
|
113
|
ENTITY c06s03b00x00p10n01i01010ent_a IS
|
114
|
GENERIC ( gene_1 : cst_scl7;
|
115
|
gene_2 : st_str2 );
|
116
|
PORT ( port_1 : cst_scl7;
|
117
|
port_2 : st_str2 );
|
118
|
--
|
119
|
ATTRIBUTE atr_scl1 OF port_1: SIGNAL IS TRUE;
|
120
|
ATTRIBUTE atr_scl2 OF port_1: SIGNAL IS '0';
|
121
|
ATTRIBUTE atr_scl3 OF port_1: SIGNAL IS 'z';
|
122
|
ATTRIBUTE atr_scl4 OF port_1: SIGNAL IS 0;
|
123
|
ATTRIBUTE atr_scl5 OF port_1: SIGNAL IS 10.0;
|
124
|
ATTRIBUTE atr_scl6 OF port_1: SIGNAL IS 10 ns;
|
125
|
ATTRIBUTE atr_scl7 OF port_1: SIGNAL IS 10000 pf;
|
126
|
ATTRIBUTE atr_scl8 OF port_1: SIGNAL IS FX;
|
127
|
|
128
|
ATTRIBUTE atr_str1 OF port_1: SIGNAL IS "signal";
|
129
|
ATTRIBUTE atr_str2 OF port_1: SIGNAL IS "XXXX";
|
130
|
--
|
131
|
ATTRIBUTE cat_scl1 OF port_1: SIGNAL IS TRUE;
|
132
|
--
|
133
|
ATTRIBUTE atr_scl1 OF port_2: SIGNAL IS TRUE;
|
134
|
ATTRIBUTE atr_str1 OF port_2: SIGNAL IS "signal";
|
135
|
ATTRIBUTE atr_str2 OF port_2: SIGNAL IS "XXXX";
|
136
|
ATTRIBUTE cat_scl1 OF port_2: SIGNAL IS TRUE;
|
137
|
--
|
138
|
ATTRIBUTE atr_scl1 OF gene_1: CONSTANT IS TRUE;
|
139
|
ATTRIBUTE atr_str1 OF gene_1: CONSTANT IS "signal";
|
140
|
ATTRIBUTE atr_str2 OF gene_1: CONSTANT IS "XXXX";
|
141
|
ATTRIBUTE cat_scl1 OF gene_1: CONSTANT IS TRUE;
|
142
|
--
|
143
|
ATTRIBUTE atr_scl1 OF gene_2: CONSTANT IS TRUE;
|
144
|
ATTRIBUTE atr_str1 OF gene_2: CONSTANT IS "signal";
|
145
|
ATTRIBUTE atr_str2 OF gene_2: CONSTANT IS "XXXX";
|
146
|
ATTRIBUTE cat_scl1 OF gene_2: CONSTANT IS TRUE;
|
147
|
|
148
|
END c06s03b00x00p10n01i01010ent_a;
|
149
|
|
150
|
-----------------------------------------------------------------------
|
151
|
-- ARCHITECTURAL DECLARATION
|
152
|
-----------------------------------------------------------------------
|
153
|
|
154
|
ARCHITECTURE c06s03b00x00p10n01i01010arch_a OF c06s03b00x00p10n01i01010ent_a IS
|
155
|
SIGNAL sign_1 : cst_scl7;
|
156
|
SIGNAL sign_2 : st_str2;
|
157
|
--
|
158
|
ATTRIBUTE atr_scl1 OF sign_1: SIGNAL IS TRUE;
|
159
|
ATTRIBUTE atr_scl2 OF sign_1: SIGNAL IS '0';
|
160
|
ATTRIBUTE atr_scl3 OF sign_1: SIGNAL IS 'z';
|
161
|
ATTRIBUTE atr_scl4 OF sign_1: SIGNAL IS 0;
|
162
|
ATTRIBUTE atr_scl5 OF sign_1: SIGNAL IS 10.0;
|
163
|
ATTRIBUTE atr_scl6 OF sign_1: SIGNAL IS 10 ns;
|
164
|
ATTRIBUTE atr_scl7 OF sign_1: SIGNAL IS 10000 pf;
|
165
|
ATTRIBUTE atr_scl8 OF sign_1: SIGNAL IS FX;
|
166
|
|
167
|
ATTRIBUTE atr_str1 OF sign_1: SIGNAL IS "signal";
|
168
|
ATTRIBUTE atr_str2 OF sign_1: SIGNAL IS "XXXX";
|
169
|
--
|
170
|
ATTRIBUTE cat_scl1 OF sign_1: SIGNAL IS TRUE;
|
171
|
--
|
172
|
ATTRIBUTE atr_scl1 OF sign_2: SIGNAL IS TRUE;
|
173
|
ATTRIBUTE atr_str1 OF sign_2: SIGNAL IS "signal";
|
174
|
ATTRIBUTE atr_str2 OF sign_2: SIGNAL IS "XXXX";
|
175
|
ATTRIBUTE cat_scl1 OF sign_2: SIGNAL IS TRUE;
|
176
|
--
|
177
|
BEGIN
|
178
|
TESTING: PROCESS
|
179
|
BEGIN
|
180
|
assert NOT( port_1'atr_scl1 = TRUE and
|
181
|
port_1'atr_scl2 = '0' and
|
182
|
port_1'atr_scl3 = 'z' and
|
183
|
port_1'atr_scl4 = 0 and
|
184
|
port_1'atr_scl5 = 10.0 and
|
185
|
port_1'atr_scl6 = 10 ns and
|
186
|
port_1'atr_scl7 = 10000 pf and
|
187
|
port_1'atr_scl8 = FX and
|
188
|
port_1'atr_str1 = "signal" and
|
189
|
port_1'atr_str2 = "XXXX" and
|
190
|
port_1'cat_scl1 = TRUE and
|
191
|
port_2'atr_scl1 = TRUE and
|
192
|
port_2'atr_str1 = "signal" and
|
193
|
port_2'atr_str2 = "XXXX" and
|
194
|
port_2'cat_scl1 = TRUE and
|
195
|
gene_1'atr_scl1 = TRUE and
|
196
|
gene_1'atr_str1 = "signal" and
|
197
|
gene_1'atr_str2 = "XXXX" and
|
198
|
gene_1'cat_scl1 = TRUE and
|
199
|
gene_2'atr_scl1 = TRUE and
|
200
|
gene_2'atr_str1 = "signal" and
|
201
|
gene_2'atr_str2 = "XXXX" and
|
202
|
gene_2'cat_scl1 = TRUE )
|
203
|
report "***PASSED TEST: c06s03b00x00p10n01i01010"
|
204
|
severity NOTE;
|
205
|
assert ( port_1'atr_scl1 = TRUE and
|
206
|
port_1'atr_scl2 = '0' and
|
207
|
port_1'atr_scl3 = 'z' and
|
208
|
port_1'atr_scl4 = 0 and
|
209
|
port_1'atr_scl5 = 10.0 and
|
210
|
port_1'atr_scl6 = 10 ns and
|
211
|
port_1'atr_scl7 = 10000 pf and
|
212
|
port_1'atr_scl8 = FX and
|
213
|
port_1'atr_str1 = "signal" and
|
214
|
port_1'atr_str2 = "XXXX" and
|
215
|
port_1'cat_scl1 = TRUE and
|
216
|
port_2'atr_scl1 = TRUE and
|
217
|
port_2'atr_str1 = "signal" and
|
218
|
port_2'atr_str2 = "XXXX" and
|
219
|
port_2'cat_scl1 = TRUE and
|
220
|
gene_1'atr_scl1 = TRUE and
|
221
|
gene_1'atr_str1 = "signal" and
|
222
|
gene_1'atr_str2 = "XXXX" and
|
223
|
gene_1'cat_scl1 = TRUE and
|
224
|
gene_2'atr_scl1 = TRUE and
|
225
|
gene_2'atr_str1 = "signal" and
|
226
|
gene_2'atr_str2 = "XXXX" and
|
227
|
gene_2'cat_scl1 = TRUE )
|
228
|
report "***FAILED TEST: c06s03b00x00p10n01i01010 - An expanded name denotes an entity, the prefix denotes a construct that is ports, signals and generics."
|
229
|
severity ERROR;
|
230
|
wait;
|
231
|
END PROCESS TESTING;
|
232
|
|
233
|
END c06s03b00x00p10n01i01010arch_a;
|
234
|
|
235
|
|
236
|
ARCHITECTURE c06s03b00x00p10n01i01010arch OF c06s03b00x00p10n01i01010ent IS
|
237
|
COMPONENT c06s03b00x00p10n01i01010ent_a
|
238
|
GENERIC ( gene_1 : cst_scl7;
|
239
|
gene_2 : st_str2 );
|
240
|
PORT ( port_1 : cst_scl7;
|
241
|
port_2 : st_str2 );
|
242
|
END COMPONENT;
|
243
|
FOR SUB : c06s03b00x00p10n01i01010ent_a USE ENTITY work.c06s03b00x00p10n01i01010ent_a(c06s03b00x00p10n01i01010arch_a);
|
244
|
|
245
|
SIGNAL s1 : cst_scl7;
|
246
|
SIGNAL s2 : st_str2;
|
247
|
|
248
|
BEGIN
|
249
|
SUB : c06s03b00x00p10n01i01010ent_a GENERIC MAP ( 10 pf, "ABCD" )
|
250
|
PORT MAP ( s1, s2 );
|
251
|
|
252
|
END c06s03b00x00p10n01i01010arch;
|