1 |
3fd18385
|
Arnaud Dieumegard
|
|
2 |
|
|
-- Copyright (C) 1996 Morgan Kaufmann Publishers, Inc
|
3 |
|
|
|
4 |
|
|
-- This file is part of VESTs (Vhdl tESTs).
|
5 |
|
|
|
6 |
|
|
-- VESTs is free software; you can redistribute it and/or modify it
|
7 |
|
|
-- under the terms of the GNU General Public License as published by the
|
8 |
|
|
-- Free Software Foundation; either version 2 of the License, or (at
|
9 |
|
|
-- your option) any later version.
|
10 |
|
|
|
11 |
|
|
-- VESTs is distributed in the hope that it will be useful, but WITHOUT
|
12 |
|
|
-- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
13 |
|
|
-- FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
|
14 |
|
|
-- for more details.
|
15 |
|
|
|
16 |
|
|
-- You should have received a copy of the GNU General Public License
|
17 |
|
|
-- along with VESTs; if not, write to the Free Software Foundation,
|
18 |
|
|
-- Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
19 |
|
|
|
20 |
|
|
-- ---------------------------------------------------------------------
|
21 |
|
|
--
|
22 |
|
|
-- $Id: ch_05_tb_05_05.vhd,v 1.1.1.1 2001-08-22 18:20:48 paw Exp $
|
23 |
|
|
-- $Revision: 1.1.1.1 $
|
24 |
|
|
--
|
25 |
|
|
-- ---------------------------------------------------------------------
|
26 |
|
|
|
27 |
|
|
entity tb_05_05 is
|
28 |
|
|
end entity tb_05_05;
|
29 |
|
|
|
30 |
|
|
|
31 |
|
|
library ieee; use ieee.std_logic_1164.all;
|
32 |
|
|
|
33 |
|
|
architecture test of tb_05_05 is
|
34 |
|
|
|
35 |
|
|
signal a, b : std_ulogic := '0';
|
36 |
|
|
signal y : std_ulogic;
|
37 |
|
|
|
38 |
|
|
begin
|
39 |
|
|
|
40 |
|
|
dut : entity work.and2(detailed_delay)
|
41 |
|
|
port map ( a => a, b => b, y => y );
|
42 |
|
|
|
43 |
|
|
stimulus : process is
|
44 |
|
|
begin
|
45 |
|
|
wait for 10 ns;
|
46 |
|
|
a <= '1'; wait for 10 ns;
|
47 |
|
|
b <= '1'; wait for 10 ns;
|
48 |
|
|
b <= '0'; wait for 10 ns;
|
49 |
|
|
|
50 |
|
|
b <= '1', '0' after 250 ps; wait for 10 ns;
|
51 |
|
|
b <= '1', '0' after 350 ps; wait for 10 ns;
|
52 |
|
|
b <= '1', '0' after 450 ps; wait for 10 ns;
|
53 |
|
|
b <= '1', '0' after 550 ps; wait for 10 ns;
|
54 |
|
|
b <= '1', '0' after 650 ps; wait for 10 ns;
|
55 |
|
|
b <= '1', '0' after 750 ps; wait for 10 ns;
|
56 |
|
|
b <= '1', '0' after 850 ps; wait for 10 ns;
|
57 |
|
|
|
58 |
|
|
b <= '1'; wait for 10 ns;
|
59 |
|
|
b <= '0', '1' after 250 ps; wait for 10 ns;
|
60 |
|
|
b <= '0', '1' after 350 ps; wait for 10 ns;
|
61 |
|
|
b <= '0', '1' after 450 ps; wait for 10 ns;
|
62 |
|
|
|
63 |
|
|
b <= 'X'; wait for 10 ns;
|
64 |
|
|
b <= '0'; wait for 10 ns;
|
65 |
|
|
b <= 'X', '0' after 250 ps; wait for 10 ns;
|
66 |
|
|
wait;
|
67 |
|
|
end process stimulus;
|
68 |
|
|
|
69 |
|
|
end architecture test;
|